1. <label id="xw3od"><meter id="xw3od"><bdo id="xw3od"></bdo></meter></label>

      <label id="xw3od"><meter id="xw3od"></meter></label>
       加入收藏
       免費注冊
       用戶登陸
      首頁 展示 供求 職場 技術 智造 職業 活動 視點 品牌 鐠社區
      今天是:2025年7月7日 星期一   您現在位于: 首頁 →  技術 → 行業標準(半導體器件)
      Open NAND Flash Interface Specification
      2007/2/1 16:41:26    產通學院,365PR NET

      開放式NAND閃存接口規范(ONFi 2.0版)于2月27日發布,主要內容:

      1. Introduction ....................... 1
      1.1. Goals and Objectives .................. 1
      1.2. Re 1
      1.3. Definitions, abbreviations, and conventions................... 1
      1.3.1. Definitions and Abbreviations ............ 1
      1.3.2. Conventions .................... 4


      2. Physical Interface .................... 7
      2.1. TSOP-48 and WSOP-48 Pin Assignments........................ 7
      2.2. LGA-52 Pad Assignments....................... 10
      2.3. BGA-63 Ball Assignments....................... 11
      2.4. BGA-100 Ball Assignments..................... 15
      2.5. Signal Descriptions ................................. 19
      2.6. CE# Signal Requirements....................... 24
      2.6.1. Source Synchronous Data Interface Requirements.................. 24
      2.7. Absolute Maximum DC Ratings .............. 24
      2.8. Recommended DC Operating Conditions.............................. 25
      2.8.1. I/O Power (VccQ) and I/O Ground (VssQ)........................ 25
      2.9. AC Overshoot/Undershoot Requirements.......................... 25
      2.10. DC and Operating Characteristics....... 26
      2.11. Calculating Pin Capacitance ............... 28
      2.12. Staggered Power-up............................ 28
      2.13. Independent Data Buses..................... 29
      2.14. Bus Width Requirements..................... 30
      2.15. Ready/Busy (R/B#) Requirements ...... 30
      2.15.1. Power-On Requirements.............. 30
      2.15.2. R/B# and SR[6] Relationship ....... 31
      2.16. Write Protect......................... 31


      3. Memory Organization ..................... 32
      3.1. Addressing ............................ 33
      3.1.1. Interleaved Addressing .................... 34
      3.1.2. Logical Unit Selection ...................... 34
      3.1.3. Multiple LUN Operation Restrictions 34
      3.2. Factory Defect Mapping.......................... 35
      3.2.1. Device Requirements....................... 35
      3.2.2. Host Requirements .......................... 35
      3.3. Discovery and Initialization...................... 36
      3.3.1. CE# Discovery ................................. 36
      3.3.2. Target Initialization........................... 37
      3.4. Partial Page Programming...................... 38
      3.4.1. Requirements................................... 38
      3.4.2. Host Discovery................................. 38


      4. Data Interface and Timing .......................... 39
      4.1. Data Interface Types............................... 39
      4.1.1. Signal Function Reassignment ........ 39
      4.1.2. Bus State .......................... 40
      4.1.3. Source Synchronous and Repeat Bytes.............. 41
      4.1.4. Data Interface / Timing Mode Transitions............... 42
      4.2. Timing Parameters.......................... 43
      4.2.1. General Timings......................... 43
      4.2.2. Asynchronous ......................... 44
      4.2.3. Source Synchronous................ 49
      4.3. Timing Diagrams............................ 60
      4.3.1. Asynchronous ....................... 60
      4.3.2. Source Synchronous................ 67
      4.4. Command Examples...................... 76
      4.4.1. Asynchronous .................................. 76
      4.4.2. Source Synchronous........................ 79


      5. Command Definition ................................... 84
      5.1. Command Set ......................................... 84
      5.2. Command Descriptions........................... 86
      5.3. Reset Definition....................................... 89
      5.4. Synchronous Reset Definition................. 89
      5.5. Read ID Definition ................................... 90
      5.6. Read Parameter Page Definition ............ 91
      5.6.1. Parameter Page Data Structure Definition ............... 94
      5.7. Read Unique ID Definition..................... 106
      5.8. Block Erase Definition ........................... 108
      5.9. Read Status Definition .......................... 108
      5.10. Read Status Enhanced Definition ..... 109
      5.11. Read Status and Read Status Enhanced required usage........... 109
      5.12. Status Field Definition..................... 110
      5.13. Read Definition ............................ 111
      5.14. Read Cache Definition....................... 113
      5.15. Page Program Definition ................... 117
      5.16. Page Cache Program Definition........ 119
      5.17. Copyback Definition........................... 122
      5.18. Change Read Column Definition....... 127
      5.19. Change Write Column Definition ....... 127
      5.20. Set Features Definition...................... 128
      5.21. Get Features Definition...................... 130
      5.22. Feature Parameter Definitions .......... 130
      5.22.1. Timing Mode............................... 131
      5.22.2. I/O Drive Strength....................... 131


      6. Interleaved Operations .................... 133
      6.1. Requirements.............................. 133
      6.2. Status Register Behavior ...................... 134
      6.3. Interleaved Page Program .................... 134
      6.4. Interleaved Copyback Program ............ 137
      6.5. Interleaved Block Erase ........................ 139


      7. Behavioral Flows ............................. 140
      7.1. Target behavioral flows ......................... 140
      7.1.1. Variables ................................ 140
      7.1.2. Idle states........................... 140
      7.1.3. Idle Read states ............................. 142
      7.1.4. Reset command states .................. 143
      7.1.5. Read ID command states .............. 144
      7.1.6. Read Parameter Page command states........................ 145
      7.1.7. Read Unique ID command states.. 147
      7.1.8. Page Program and Page Cache Program command states............ 147
      7.1.9. Block Erase command states ........ 149
      7.1.10. Read command states ............... 151
      7.1.11. Set Features command states ... 153
      7.1.12. Get Features command states... 154
      7.1.13. Read Status command states .... 154
      7.1.14. Read Status Enhanced command states..................... 155
      7.2. LUN behavioral flows ..................... 156
      7.2.1. Variables .................... 156
      7.2.2. Idle command states...................... 156
      7.2.3. Idle Read states ................... 158
      7.2.4. Status states ....................... 158
      7.2.5. Reset states ........................ 160
      7.2.6. Block Erase command states ........ 160
      7.2.7. Read command states................... 162
      7.2.8. Page Program and Page Cache Program command states ................ 163

      A. Sample Code for CRC-16 (Informative) ... 167
      B. Spare Size Recommendations (Informative).................... 169

      下載開放式NAND閃存接口規范(ONFi 2.0版),請訪問http://www.onfi.org/docs/ONFI%202_0%20Gold.pdf

      → 『關閉窗口』
       pr_room
       [ → 我要發表 ]
      上篇文章:ONFi(開放式NAND閃存接口工作組)
      下篇文章:Sematech (美國半導體制造技術戰略聯盟)
      → 主題所屬分類:  行業標準 → 半導體器件
       熱門文章
       如何申請EtherCAT技術協會(ETG)會員資格 (187556)
       臺北國際計算機展(COMPUTEX 2015)參展商名… (106305)
       上海市集成電路行業協會(SICA) (94460)
       USB-IF Members Company List (85466)
       第十七屆中國專利優秀獎項目名單(507項) (76510)
       蘋果授權MFi制造商名單-Authorized MFi Lic… (71664)
       臺北國際計算機展(COMPUTEX 2015)參展商名… (69643)
       中國130家太陽能光伏組件企業介紹(3) (57632)
       PLC論壇 (53543)
       中國130家太陽能光伏組件企業介紹(2) (50029)
       最近更新
       一本面向設計工程師精心修訂和更新的《ESD應用手冊… (3月10日)
       表皮電子學的代表作:石墨烯紋身 (2月26日)
       在晶圓級大規模生產中引入脈沖激光沉積(PLD)技術 (1月21日)
       你聽說過PiezoMEMS技術嗎? (1月21日)
       旨在挑戰EUV的納米壓印光刻技術(Nanoimprint L… (1月3日)
       新UV光刻機專利顯著提高能效并降低半導體制造成本 (11月6日)
       將GaN極性半導體晶圓的兩面用于功能器件 (9月30日)
       驅動增強終端側生成式AI體驗的技術:LoRA (6月11日)
       AI TOPS和NPU性能指標指南 (6月11日)
       驅動增強終端側生成式AI體驗的技術:多模態生成式AI (6月11日)
       文章搜索
      搜索選項:            
        → 評論內容 (點擊查看)
      您是否還沒有 注冊 或還沒有 登陸 本站?!
      關于我們 ┋ 免責聲明 ┋ 產品與服務 ┋ 聯系我們 ┋ About 365PR ┋ Join 365PR
      Copyright @ 2005-2008 365pr.net Ltd. All Rights Reserved. 深圳市產通互聯網有限公司 版權所有
      E-mail:postmaster@365pr.net 不良信息舉報 備案號:粵ICP備06070889號
      主站蜘蛛池模板: 久久久无码精品亚洲日韩按摩 | 亚洲精华液一二三产区| 久久免费国产精品一区二区| 亚洲福利视频一区二区| 亚洲国产aⅴ综合网| 美女黄频a美女大全免费皮| 免费一看一级毛片| 国产AV无码专区亚洲AV琪琪| 两个人看的www免费| 亚洲午夜久久久久久久久电影网| 亚洲神级电影国语版| 中文字幕免费视频一| 亚洲精品日韩专区silk| 91精品视频免费| 国产人成亚洲第一网站在线播放| 男男AV纯肉无码免费播放无码| 亚洲色偷偷综合亚洲av78| 国产一级高清视频免费看| 国产免费A∨在线播放| 亚洲AV无码一区二区三区系列| 2021在线永久免费视频| 中文字幕亚洲综合久久菠萝蜜| 亚洲区视频在线观看| 天堂在线免费观看中文版| 国产精品亚洲专区无码WEB| 亚洲视频一区二区| 亚洲色精品三区二区一区| 四虎影视在线永久免费看黄| 亚洲精品视频免费观看| 亚洲精品国产电影午夜| 免费高清在线爱做视频| 中出五十路免费视频| 亚洲国产成AV人天堂无码| 国产又大又粗又硬又长免费| 国产免费一区二区三区不卡| 亚洲av专区无码观看精品天堂| www国产亚洲精品久久久日本| 国产免费AV片在线观看| 亚洲一区二区三区国产精华液| 亚洲中久无码不卡永久在线观看| 免费女人高潮流视频在线观看|